Astera Labs Logo

Astera Labs

Physical Design Engineer, Senior Principal

Reposted 11 Days Ago
Be an Early Applicant
Easy Apply
In-Office
San Jose, CA
Senior level
Easy Apply
In-Office
San Jose, CA
Senior level
Lead and innovate in physical implementation of AI connectivity silicon, mentor engineers, and ensure timing and physical convergence for complex SoCs and IPs.
The summary above was generated by AI

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

About the Role

We are seeking a Senior Principal Physical Design Engineer to lead and innovate in the physical implementation of our next-generation AI connectivity silicon. In this role, you’ll take ownership of RTL-to-GDSII flows for complex SoCs and IPs, solve the most challenging implementation problems at advanced nodes (2nm, 3nm, 5nm), and mentor engineers across the global design team.

This position offers the opportunity to make a significant technical and strategic impact on our silicon platforms as we scale to meet the demands of AI workloads in cloud and hyperscale environments.

Key Responsibilities

  • Lead and drive IP/macro block-level physical implementation from RTL to GDSII, focusing on timing, power, and area (PPA) optimization for high-speed SerDes and interconnect subsystems.
  • Architect implementation strategies for AI SoCs and chiplets, supporting complex clock/power domains and hierarchical floorplans.
  • Collaborate with RTL, STA, DFT, packaging, and verification teams to ensure timing and physical convergence.
  • Own advanced physical design tasks including:
  • EM/IR and power grid optimization for high-current blocks
  • Congestion mitigation and routing-aware floorplanning
  • RC-aware timing closure across corners and PVTs
  • Clock tree synthesis and skew management across domains
  • Lead chiplet integration efforts with emphasis on die-to-die interfaces, timing alignment, and physical abstraction.
  • Drive signoff closure: DRC, LVS, antenna, ERC, and tapeout readiness using industry-standard tools (e.g., Innovus, ICC2, Calibre, Voltus, RedHawk).
  • Contribute to and improve physical design automation infrastructure using Tcl, Python, Perl, and other scripting tools.
  • Act as a technical mentor, reviewing designs, guiding junior engineers, and contributing to global technical leadership.
  • Interface with EDA vendors and TSMC for tool qualification and design enablement.

Required Qualifications

  • Master’s or PhD in Electrical or Electronics Engineering from a leading institute.
  • 10+ years of experience in physical design with multiple successful tapeouts at ≤5nm technology nodes.
  • Strong hands-on expertise in floorplanning, placement, CTS, routing, timing, power analysis, and signoff.
  • Proficiency with EDA tools such as Cadence Innovus, Synopsys FC, Calibre, Voltus, RedHawk.
  • Demonstrated experience in implementing SerDes, PHYs, or high-bandwidth interconnects (e.g., PCIe, CXL).
  • Proven ability to collaborate across domains and lead technical efforts from spec to silicon.

Preferred Qualifications

  • Experience with AI/ML SoC designs, chiplet architectures, or UCIe interfaces.
  • Exposure to high-speed analog/mixed-signal integration and co-design.
  • Familiarity with signal/power integrity considerations for high-performance computing.
  • Contributions to patents, publications, or conference presentations in the field.

The base salary range is $237,500 USD - $250,000 USD. Your base salary will be determined based on your relevant experience and the pay of employees in similar positions. 

 

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Calibre
Cxl
Ethernet
Icc2
Innovus
Pcie
Perl
Python
Redhawk
Tcl
Voltus

Similar Jobs

20 Days Ago
In-Office
2 Locations
169K-253K Annually
Expert/Leader
169K-253K Annually
Expert/Leader
Artificial Intelligence • Automotive • Semiconductor
Lead the physical design team for next-gen processor chips, drive methodology development, mentor talent, and ensure successful tapeouts.
Top Skills: CalibreEda ToolsFormalityHerculesMakefilePerlPrimerailPrimetimePtsiPythonQuantusRedhawkStarrcTclTempusVerplexVoltus
An Hour Ago
Remote or Hybrid
United States
80K-160K Annually
Junior
80K-160K Annually
Junior
Insurance • Logistics • Software • Transportation • Business Intelligence
The Account Executive will engage prospects to qualify them for sales, manage accounts, and achieve sales targets while utilizing Salesforce for tracking.
Top Skills: Salesforce
An Hour Ago
Hybrid
San Mateo, CA, USA
37K-66K Hourly
Senior level
37K-66K Hourly
Senior level
Fintech • Financial Services
The Senior Branch Premier Banker will acquire new affluent customers, analyze customer needs, recommend financial services, maintain compliance, and build relationships within the branch.
Top Skills: Banking SolutionsComplianceFinancial ServicesRisk Management

What you need to know about the Boston Tech Scene

Boston is a powerhouse for technology innovation thanks to world-class research universities like MIT and Harvard and a robust pipeline of venture capital investment. Host to the first telephone call and one of the first general-purpose computers ever put into use, Boston is now a hub for biotechnology, robotics and artificial intelligence — though it’s also home to several B2B software giants. So it’s no surprise that the city consistently ranks among the greatest startup ecosystems in the world.

Key Facts About Boston Tech

  • Number of Tech Workers: 269,000; 9.4% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Thermo Fisher Scientific, Toast, Klaviyo, HubSpot, DraftKings
  • Key Industries: Artificial intelligence, biotechnology, robotics, software, aerospace
  • Funding Landscape: $15.7 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Summit Partners, Volition Capital, Bain Capital Ventures, MassVentures, Highland Capital Partners
  • Research Centers and Universities: MIT, Harvard University, Boston College, Tufts University, Boston University, Northeastern University, Smithsonian Astrophysical Observatory, National Bureau of Economic Research, Broad Institute, Lowell Center for Space Science & Technology, National Emerging Infectious Diseases Laboratories

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account