NVIDIA Logo

NVIDIA

Physical Design Engineer

Reposted Yesterday
Be an Early Applicant
In-Office
Westford, MA
116K-219K Annually
Senior level
In-Office
Westford, MA
116K-219K Annually
Senior level
The role involves leading physical design for SOC devices in networking, focusing on physical design methodologies, chip implementation, and verification tasks.
The summary above was generated by AI

NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 25 years. It’s a unique legacy of innovation that’s fueled by great technology—and amazing people. Today, we’re tapping into the unlimited potential of AI to define the next era of computing. An era in which our GPU acts as the brains of computers, robots, and self-driving cars that can understand the world. Doing what’s never been done before takes vision, innovation, and the world’s best talent. As an NVIDIAN, you’ll be immersed in a diverse, supportive environment where everyone is inspired to do their best work. Come join the team and see how you can make a lasting impact on the world.

NVIDIA is looking for best-in-class Senior Physical Design Engineers to join our outstanding Networking Silicon engineering team, developing the industry's best high speed communication devices, delivering the highest throughput and lowest latency! Come and take a part in crafting our groundbreaking and innovating chips, enjoy working in a meaningful, growing and professional environment where you make a significant impact in a technology-focused company.

What you'll be doing:

  • You will lead all aspects of physical design and implementation of SOC devices targeted at the networking markets.

  • Work will be at the partition level.

  • As a member of a team, you will participate in establishing physical design methodologies, flow automation, chip floorplan, power/clock distribution, chip assembly and P&R, timing closure.

  • Daily work involves all aspects of physical chip development (RTL2GDS) – trial synthesis, power and clock distribution, place and route, timing closure, power and noise analysis and physical verification.

What we need to see:

  • BSEE / MSEE or equivalent experience.

  • 3+ years of experience in VLSI physical design implementation on 5nm, 4nm and 3nm technology.

  • Able to assist in design flow development and debugging, including application of ML/AI solutions.

  • Already a validated strong power user of P&R, Timing Analysis, Physical Verification, IR Drop Analysis, CAD tools from Synopsys (ICC2/DC/PT/STAR/ICV), Cadence (Genus/Innovus/Tempus) and other major EDA companies.

  • Confirmed prior experience in timing closure, clock/power distribution and analysis, RC extraction and correlation, place/ route and tapeout solutions.

  • To be successful you should possess strong analytical and debugging skills.

  • Proficiency using Python, Perl, Tcl, Make scripting is helpful.

  • Great teammate

NVIDIA is widely considered to be the leader of AI computing, and one of the technology world’s most desirable employers. We have some of the most forward-thinking and hardworking people in the world working for us. If you're creative and autonomous, we want to hear from you

Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 116,000 USD - 189,750 USD for Level 2, and 136,000 USD - 218,500 USD for Level 3.

You will also be eligible for equity and benefits.

Applications for this job will be accepted at least until February 3, 2026.

This posting is for an existing vacancy. 

NVIDIA uses AI tools in its recruiting processes.

NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.

Top Skills

Cad Tools
Cadence
Ir Drop Analysis
Make
P&R
Perl
Physical Verification
Python
Soc
Synopsys
Tcl
Timing Analysis
Vlsi

Similar Jobs

3 Days Ago
In-Office
2 Locations
160K-239K Annually
Expert/Leader
160K-239K Annually
Expert/Leader
Artificial Intelligence • Hardware • Automation • Manufacturing
Lead physical design for high-performance analog/mixed-signal/RF/digital ICs in advanced FinFET nodes (16nm and below). Drive floorplanning, verification (DRC/LVS/ERC/PERC), extraction, EM/IR analysis, tapeout signoff, EDA flow automation (SKILL/scripts), mentor teams, and coordinate cross-functional integration to meet project schedules.
Top Skills: Cadence Virtuoso,Skill,Calibre,Spice,Unix Shell,Perl,Tcl,Python,C++,Finfet (16Nm And Below),Drc,Lvs,Erc,Perc,Em/Ir Analysis,Parasitic Extraction Tools,Eda Tools,Tapeout
23 Days Ago
In-Office
Burlington, MA, USA
200K-240K Annually
Senior level
200K-240K Annually
Senior level
eCommerce • Hardware • Healthtech • Software
The Principal Engineer, Physical Design Verification is responsible for leading physical verification signoff processes for digital SoCs and ensuring successful tapeouts, utilizing advanced methodologies and tools.
Top Skills: Python,Tcl,Shell,Calibre-Class Flows
3 Days Ago
In-Office
Westford, MA, USA
136K-265K Annually
Senior level
136K-265K Annually
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
Lead physical design and implementation of SOC devices, focusing on methodologies, automation, and chip development processes including timing closure and verification.
Top Skills: CadenceEda ToolsIr Drop AnalysisMakeP&RPerlPhysical VerificationPythonSynopsysTclTiming AnalysisVlsi

What you need to know about the Boston Tech Scene

Boston is a powerhouse for technology innovation thanks to world-class research universities like MIT and Harvard and a robust pipeline of venture capital investment. Host to the first telephone call and one of the first general-purpose computers ever put into use, Boston is now a hub for biotechnology, robotics and artificial intelligence — though it’s also home to several B2B software giants. So it’s no surprise that the city consistently ranks among the greatest startup ecosystems in the world.

Key Facts About Boston Tech

  • Number of Tech Workers: 269,000; 9.4% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Thermo Fisher Scientific, Toast, Klaviyo, HubSpot, DraftKings
  • Key Industries: Artificial intelligence, biotechnology, robotics, software, aerospace
  • Funding Landscape: $15.7 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Summit Partners, Volition Capital, Bain Capital Ventures, MassVentures, Highland Capital Partners
  • Research Centers and Universities: MIT, Harvard University, Boston College, Tufts University, Boston University, Northeastern University, Smithsonian Astrophysical Observatory, National Bureau of Economic Research, Broad Institute, Lowell Center for Space Science & Technology, National Emerging Infectious Diseases Laboratories

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account