Tylsemi Logo

Tylsemi

Physical Design (all experience range)

Posted 3 Days Ago
Be an Early Applicant
Remote or Hybrid
Hiring Remotely in United States
Entry level
Remote or Hybrid
Hiring Remotely in United States
Entry level
As a Design Team Member, you will implement digital blocks to full-chip designs, focusing on physical design constraints and ensuring manufacturability by coordinating with various engineering teams.
The summary above was generated by AI
About Tylsemi

Tylsemi is building and scaling high-impact semiconductor operations. We partner across design, manufacturing, and supply chain to bring silicon from concept to high-volume production with speed, quality, and predictable execution.

Role Overview

As Design Team Member at Tylsemi, you will drive the implementation of digital blocks and/or full-chip designs from netlist to tapeout, partnering closely with RTL, verification, DFT, and signoff teams. This role is open across experience levels (0–30 years) and is ideal for leaders and engineers who enjoy solving complex timing, power, and physical constraints to deliver manufacturable, high-quality silicon.

What You’ll Do
  • Own physical implementation for blocks/subsystems/top-level: floorplanning, power planning, placement, CTS, routing, and ECO closure

  • Develop and refine constraints (SDC) in collaboration with RTL/STA; ensure constraints are consistent, complete, and implementation-ready

  • Drive timing closure across modes/corners, including setup/hold closure, clock quality, and path optimization

  • Close physical signoff requirements: DRC/LVS, IR drop/EM, antenna, density/fill, and manufacturability checks

  • Analyze and resolve congestion, utilization, and routing challenges; propose floorplan/architecture improvements when needed

  • Partner with STA and signoff teams to debug violations and implement clean, reviewable ECOs

  • Collaborate with DFT on scan/MBIST/DFT constraints and physical requirements; ensure implementation supports testability goals

  • Support low-power implementation (UPF/CPF intent awareness), multi-voltage domains, level shifters/isolation, and power gating as applicable

  • Create and maintain flow automation, checks, and reporting (Tcl/Python) to improve predictability and execution speed

  • Contribute to tapeout readiness: documentation, checklists, design reviews, and root-cause analysis of issues to prevent recurrence

What We’re Looking For
  • Hands-on experience with ASIC physical design implementation and closure (scope aligned to level of experience)

  • Strong understanding of digital design fundamentals, timing concepts, and physical effects (RC, crosstalk, clocking, variability)

  • Ability to debug systematically using reports/logs and to communicate clear problem statements and action plans

  • Comfort working cross-functionally with RTL, verification, DFT, STA, and signoff to resolve issues efficiently

  • Good engineering hygiene: version control, reproducible runs, clean documentation, and review-friendly ECO practices

Required Skills
  • ASIC design

Nice to Have
  • Experience with industry-standard P&R and signoff tools (e.g., Innovus/ICC2, PrimeTime, Calibre/ICV, RedHawk/Voltus or equivalents)

  • Advanced timing closure experience (useful skew, CRPR, OCV/AOCV/POCV, SI-aware optimization)

  • Experience with hierarchical design methodologies, chip-level integration, and multi-die/advanced packaging awareness

  • Low-power implementation experience (UPF), multi-corner multi-mode (MCMM) flows, and power integrity closure

  • Strong scripting/automation skills (Tcl/Python) and ability to build robust PD utilities and dashboards

  • Experience with foundry signoff requirements and tapeout checklists for advanced nodes

Success in This Role Looks Like
  • Predictable execution from floorplan to tapeout with clear milestones, risk tracking, and high-quality deliverables

  • Clean signoff (timing, DRC/LVS, IR/EM) with well-documented closure strategies and minimal late surprises

  • Fast, methodical debug and ECO turnaround that reduces schedule risk and improves overall team velocity

  • Strong collaboration that improves constraints quality, reduces iteration loops, and strengthens tapeout readiness

Location
  • Bengaluru, India

  • International

Similar Jobs

5 Hours Ago
Easy Apply
Remote or Hybrid
Easy Apply
Senior level
Senior level
Cloud • Information Technology • Security • Software • Cybersecurity
The Senior Creative Design and Media Specialist will produce high-quality collateral across various media, ensure branding alignment, and collaborate with teams to create effective design solutions.
Top Skills: Adobe Creative SuiteFigmaGoogle SlidesMS Office
7 Hours Ago
Remote or Hybrid
Senior level
Senior level
Cloud • Computer Vision • Information Technology • Sales • Security • Cybersecurity
The ServiceNow Administrator will focus on platform support, administration, incident handling, and development projects within the ServiceNow environment, ensuring proper configuration and system performance.
Top Skills: CSSHTMLJavaScriptJSONLdapRestServicenowSoapSso
14 Hours Ago
Easy Apply
Remote
United States
Easy Apply
140K-170K Annually
Senior level
140K-170K Annually
Senior level
Artificial Intelligence • Consumer Web • Digital Media • Information Technology • Social Impact • Software
As the Lead Product Designer for Discover, you'll design AI-driven experiences for a two-sided marketplace while mentoring the design team and owning the product design direction.
Top Skills: Ai-Assisted Prototyping Tools (CursorClaude CodeFigmaLovable)V0

What you need to know about the Boston Tech Scene

Boston is a powerhouse for technology innovation thanks to world-class research universities like MIT and Harvard and a robust pipeline of venture capital investment. Host to the first telephone call and one of the first general-purpose computers ever put into use, Boston is now a hub for biotechnology, robotics and artificial intelligence — though it’s also home to several B2B software giants. So it’s no surprise that the city consistently ranks among the greatest startup ecosystems in the world.

Key Facts About Boston Tech

  • Number of Tech Workers: 269,000; 9.4% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Thermo Fisher Scientific, Toast, Klaviyo, HubSpot, DraftKings
  • Key Industries: Artificial intelligence, biotechnology, robotics, software, aerospace
  • Funding Landscape: $15.7 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Summit Partners, Volition Capital, Bain Capital Ventures, MassVentures, Highland Capital Partners
  • Research Centers and Universities: MIT, Harvard University, Boston College, Tufts University, Boston University, Northeastern University, Smithsonian Astrophysical Observatory, National Bureau of Economic Research, Broad Institute, Lowell Center for Space Science & Technology, National Emerging Infectious Diseases Laboratories

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account